Part Number Hot Search : 
T346008 RF230 C112P CTCH108F LFA32C1 74LS2 BZX55C22 XHXXXX
Product Description
Full Text Search
 

To Download IP2001TRPBF Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 PD - 97110
iP2001PbF
Synchronous Buck Multiphase Optimized BGA Power Block
Integrated Power Semiconductors, Drivers & Passives
Features:

20A continuous output current with no derating up to TPCB = 90C Very small 11mm x 11mm x 3mm profile Internal features minimize layout sensitivity * Optimized for very low power losses 3.3 to 12V input voltage
Description
iP2001PbF Power Block
The iP2001PbF is a fully optimized solution for high current synchronous buck multiphase applications. Board space and design time are greatly reduced because most of the components required for each phase of a typical discrete-based multiphase circuit are integrated into a single 11mm x 11mm x 3mm BGA power block. The only additional components required for a complete multiphase converter are a PWM IC, the external inductors, and the input and output capacitors. iPOWIR technology offers designers an innovative board space saving solution for applications requiring high power densities. iPOWIR technology eases design for applications where component integration offers benefits in performance and functionality. iPOWIR technology solutions are also optimized internally for layout, heat transfer and component selection.
iP2001PbF Internal Block
VIN PRDY ENABLE PWM VDD SGND MOSFET Driver with dead t ime control
VSW
PGND
PACKAGE DESCRIPTION
INTERFACE CONNECTION
PARTS PER BAG PARTS PER REEL
T&R ORIENTATION
iP2001PbF IP2001TRPBF
BGA BGA
10 ---
--1000
Fig 12
* All of the difficult PCB layout and bypassing issues have been addressed with the internal design of the iPOWIR Block. There are no concerns about double pulsing, unwanted shutdown, or other malfunctions which often occur in switching power supplies. The iPOWIR Block will function normally without any additional input power supply bypass capacitors. However, for reliable long term operation it is recommended that the adequate amount of input decoupling is provided on the VIN pin. No additional bypassing is required on the VDD pin.
www.irf.com
8/11/06
1
iP2001PbF All specifications @ 25C (unless otherwise specified)
Absolute Maximum Ratings : Parameter VIN to PGND VDD to SGND PWM to SGND Enable to SGND Output RMS Current Storage Temperature Recommended Operating Conditions : Parameter Supply Voltage Input Voltage Range Output Voltage Range Output Current Range Operating Frequency Operating Duty Cycle Symbol VDD VIN VOUT IOUT fsw D Min 4.6 3.0 0.9 150 Typ 5.0 Max 5.5 12.6 3.3 20 1000 85 Units V V V A kHz %
see Figs. 2 & 4 see Fig. 2 see Figs. 2 & 5
Min -0.3 -0.3 -40
Typ -
Max 16 6.0 VDD+0.3 VDD+0.3 20 125
Units V V V V A C
Conditions
not to exceed 6.0V not to exceed 6.0V
Conditions
Electrical Specifications @ VDD = 5V (unless otherwise specified) : Parameter Block Power Loss Turn On Delay Turn Off Delay VIN Quiescent Current VDD Quiescent Current Under Voltage Lockout Start Threshold Hysteresis Enable Input Voltage High Input Voltage Low Power Ready Logic Level High Logic Level Low PWM nput Logic Level High Logic Level Low
Fig. 8).
Symbol P BLK td(on) td(off) IQ-VIN IQ-VDD UVLO VSTART VHys-UVLO Enable VIH VIL PRDY VOH VOL PWM VOH VOL
Min 4.2 2.0 4.5 2.0 -
Typ 3.1 63 26 4.4 .05 4.6 0.1 -
Max 3.8 1.0 10 4.5 0.8 0.2 0.8
Units W ns mA A V
Conditions
VIN = 12V, VOUT = 1.6V, IOUT = 20A, fSW = 500kHz
Enable = 0V, VIN = 12V Enable = 0V, VDD = 5V
V
V
VDD = 4.6V, ILoad = 10mA VDD < UVLO Threshold, ILoad = 1mA
V
Measurement were made using four 10uF (TDK C3225X7R1C106M or equiv.) capacitors across the input (see Not associated with the rise and fall times. Does not affect Power Loss (see Fig. 9). 2 www.irf.com
iP2001PbF
Pin Description Table
Pin Name VDD VIN
PGND
VSW
SGND
Ball Designator A1 - A3, B1 - B3 A5 - A12, B5 - B12, C5 - C10 C11, C12, D11, D12, E11, E12, F6, F7, F12, G6, G7, G12, H6, H7, H12, J6, J7, J12, K5 - K7, K12, L5, L6, L12, M5 - M7, M12 D5 - D10, E5 - E10, F8 - F11, G8 - G11, H8 - H11, J8 - J11, K8 - K11, L8 - L11, M8 - M11 C1 - C3, D1 -D3, E1 -E3
Pin Function
Supply voltage for the internal circuitry. Input voltage for the DC-DC converter.
Power Ground - connection to the ground of bulk and filter capacitors.
Switching Node - connection to the output inductor.
ENABLE
F1
Signal Ground. When set to logic level high, internal circuitry of the device is enabled. When set to logic level low, the PRDY pin is forced low, the Control and Sychronous switches are turned off, and the supply current is less than 10A. Power Ready - This pin indicates the status of ENABLE or VDD. This output will be driven low when ENABLE is logic low or when VDD is less than 4.4V (typ.). When ENABLE is logic high and VDD is greater than 4.4V (typ.), this output is driven high. This output has a 10mA source and 1mA sink capability.
PRDY
K1
PWM NC
www.irf.com
TTL-level input signal to MOSFET drivers. H1 B4, C4, D4, E4, F2 - F4, G2 - This pin is not for electrical connection. It G4, H2 - H4, J1, J2 - J4, K3, should be attached only to dead copper. L1, L2, M1 - M4
3
iP2001PbF
5.0
22 20
4.5
4.0
3.5
VIN = 12V VOUT = 1.6V TBLK = 125C fSW = 500kHz Maximum Typical
Output Current (A)
18 16 14 12 10 8 6 4 2 0
Power Loss (W)
3.0
2.5
Safe Operating Area
VIN = 12V VOUT = 1.6V fSW = 500kHz
2.0
1.5
1.0
0.5
0.0 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
0
10
20
30
40
50
60
70
80
90
100
110
120
130
Output Current (A)
PCB Temperature (C)
Fig 1. Power Loss vs. Current
Fig 2. Safe Operating Area (SOA) vs. TPCB*
(*see AN-1030 for details)
Adjusting the Power Loss and SOA curves for different operating conditions
To make adjustments to the power loss curves in Fig. 1, multiply the normalized value obtained from the curves in Figs. 3, 4, 5 or 6 by the value indicated on the power loss curve in Fig. 1. If multiple adjustments are required, multiply all of the normalized values together, then multiply that product by the value indicated on the power loss curve in Fig. 1. The resulting product is the final power loss based on all factors. To make adjustments to the SOA curve in Fig. 2, determine the maximum allowed PCB temperature in Fig. 2 at the required operating current. Then, add the correction temperature from the normalized curves in Figs. 3, 4, 5 or 6 to find the final maximum allowable PCB temperature. When multiple adjustments are required, add all of the temperatures together, then add the sum to the PCB temperature indicated on the SOA graph to determine the final maximum allowable PCB temperature based on all factors. Operating Conditions for the examples below: Output Current = 20A Output Voltage = 2.5V Adjusting for Maximum Power Loss: (Fig. 1) (Fig. 3) (Fig. 4) (Fig. 5) Maximum power loss = 5W Normalized power loss for input voltage 0.925 Normalized power loss for output voltage 1.1 Normalized power loss for frequency 1.225 Adjusted Power Loss = 5W x 1.1 x 0.925 x 1.225 6.23W Adjusting for SOA Temperature: (Fig. 2) (Fig. 3) (Fig. 4) (Fig. 5) SOA PCB Temperature = 90C Normalized SOA PCB Temperature for input voltage 2.6C Normalized SOA PCB Temperature for output voltage -3.5C Normalized SOA PCB Temperature for frequency -7.5C Adjusted SOA PCB Temperature = 90C - 3.5C + 2.6C - 7.5 81.6C Input Voltage = 7V Sw Freq= 750kHz
4
www.irf.com
iP2001PbF
Typical Performance Curves
1.02 1.01 1.00 -0.7
1.20
-7.0
Power Loss (Normalized)
Power Loss (Normalized)
0.99 0.98 0.97 0.96 0.95 0.94 0.93 0.92 3 5
VOUT = 1.6V IOUT = 20A fSW = 500kHz TBLK = 125C
-0.4 0.0 0.4 0.7 1.1 1.4 1.8 2.1 2.5 2.8
1.16
1.12
VIN = 12V IOUT = 20A fSW = 500kHz TBLK = 125C
SOA PCB Temperature Adjustment (C)
-5.6
SOA PCB Temperature Adjustment (C)
-4.2
1.08
-2.8
1.04
-1.4
1.00
0.0
0.96
1.4
7
9
11
13
0.92 0.9 1.3 1.7 2.1 2.5 2.9 3.3
2.8
Input Voltage (V)
Output Voltage (V)
Fig 3. Normalized Power Loss vs. VIN
1.5 1.4 1.3 1.2 1.1 1.0 0.9 0.8 0.7 100 -17.5
Fig 4. Normalized Power Loss vs. VOUT
1.5 -17
Power Loss (Normalized)
Power Loss (Normalized)
VIN = 12V VOUT = 1.6V IOUT = 20A TBLK = 125C
-14.0 -10.5 -7.0 -3.5 0.0 3.5 7.0 10.5 1000
1.4
1.3
VIN = 12V VOUT = 1.6V IOUT = 20A fSW = 500kHz TBLK = 125C
SOA Board Temperature Adjustment (C)
-14
SOA Temperature Adjustment (C)
-10
1.2
-7
1.1
-4
1.0
0
0.9 0 5 10 15 20 25
3
250
500
750
Switchin Frequency (kHz)
Peak to Peak Inductor Ripple Current (A)
Fig 5. Normalized Power Loss vs. Frequency
80 70
Fig 6. Normalized Power Loss vs. Ripple Current
Average Current (mA)
60 50 40 30 20 10 0 0 200
Does not include PRDY current
Switching Frequency (kHz)
400
600
800
1000
Fig 7. IDD vs. Frequency www.irf.com 5
12
11
10
9
8
7
1
2
3
4
5
6
7
6
COMP
VOUT SENSE TP5 19 PGOOD PWM1 ISEN2 PWM2 0 ISEN3 PWM3 ISEN4 PWM4 0 HIP6311 SGND 10uF PWM3 ENABLE ENABLE PRDY PGND VSW3 R17 10K SWNODE3 C9 10uF C10 10uF VIN C11 VDD Vin C31 10uF R8 2K 1% TP8 SWNODE3 L3 0.54uH C22 C21 Open Open 18 U4 R13 +5V IP2001 iP2001PbF 17 0 11 R12 PRDY PGND 12 R16 10K ENABLE VSW2 L2 0.54uH C18 Open C19 Open ENABLE SWNODE2 14 PWM2 R11 TP7 SWNODE2 13 SGND 0 C6 10uF C7 10uF C8 10uF C30 10uF VIN R7 2K 1% 15 VDD Vin VID4 VID3 VID2 VID1 VID0 FS/DIS GND R10 1 2 3 4 5 8 9 +5V ISEN1 IP2001 iP2001PbF U3 16
10 VSEN
VID4 PGOOD
VID3 VID2 VID1 VID0
FB
6
iP2001PbF
S1
*Rx &Cx are not parts of PCB
R3 open +5V U2 Vin C3 10uF SWNODE1 ENABLE 0.54uH PRDY VCC 20 C2 10uF C15 Open C16 Open PGND C17 100uF TP10 VOUT TP11 VOUT TP12 VOUT TP13 VOUT VOUT SENSENE TP21 C20 100uF C33 VOUT SENSE 0.01uF X7R PGNDSENSE TP22 PGND SENSE VSW1 L1 VOUT C4 10uF C5 10uF C29 10uF VDD C28 22pF R1 1k 0.022uF 0 R14 R15 10K ENABLE C1 PWM1 +5V SGND R5 2K 1% TP6 SWNODE1 VIN
iP2001PbF IP2001
TP18 Vin
Rx
Cx
51 4700pF R2 1K
ENABLE
R6 10K U1
+5V
Freq. Set Resistor
R4 51K
+5V
TP19
+5V
C27
10uF
*
C23 100uF
TP14 PGND TP15 PGND TP16 PGND TP17 PGND
PGND
TP20
Note: Rx and Cx are add on components
VDD VIN C12 10uF SWNODE4 ENABLE PRDY PGND VSW4 SGND PWM4 R18 10K ENABLE
+5V
iP2001PbF IP2001
U5
Vin C13 10uF C14 10uF C32 10uF R9 2K 1% TP9 SWNODE4 L4 0.54uH C24 Open C25 Open C26 100uF
4-Phase Reference Design Schematic
www.irf.com
iP2001PbF
Designator C1 C2 - C14, C27, C29 - C32 C15, C16, C18, C19, C21, C22, C24, C25, D1 - D4, R3, R19 C17, C20, C23, C26 C28 C33 Cx L1 - L4 R1, R2 R10 - R14 R6, R15 - R18 R4 R5, R7, R8, R9 Rx S1 ST1 - ST4 U1 U2 - U5 Value 1 0.022uF 10.0uF 100uF 22.0pF 0.010uF 4700pF 0.54uH 1K 0 10K 51K 2K 51 SPST 4-40 Value 2 50V 16V 6.3V 50V 50V 50V 27A 1/8W 1/8W 1/8W 1/8W 1/8W 1/10W 6 position Type X7R X5R X5R COG X7R X7R Ferrite Thick film Thick film Thick film Thick film Thick film Thick film Switch PWM controller DC-DC Tolerance 10% 10% 10% 5% 10% 10% 20% 5% <50m 5% 5% 5% 5% 0 - 70C Package 0805 1210 Mfr. TDK TDK Mfr. Part No. C2012X7R1H223K C3225X5R1C106K C5750X5R0J107K C2012COG1H220J C2012X7R1H103K C1608X7R1H472K ETQP6F0R6BFA MCR10EZHJ102 MCR10EZHJ000 MCR10EZHJ103 MCR10EZHJ513 MCR10EZHJ202 RM73B1J510J SD06H0SK 8412 HIP6311CB IP2001 iP2001PbF
2220 TDK 0805 TDK 0805 TDK 0603 TDK SMT Panasonic 0805 ROHM 0805 ROHM 0805 ROHM 0805 ROHM 0805 ROHM 0603 KOA SMT C&K Components Keystone SOIC20 Intersil 11 x 11 x 3mm IR
4-Phase Reference Design Bill of Materials
90%
PIN = VIN Average x IIN Average PDD = VDD Average x IDD Average POUT = VOUT Average x IOUT Average PLOSS = (PIN + PDD) - POUT
PRDY Average VDD Current A V
DC
Average Input Current A
DC
V
Average Input Voltage
PWM
10%
VIN
ENABLE PWM VDD SGND PGND VSW
Average Output Current A
90%
Average VDD Voltage
iP2001PbF iP2001
Averaging Circuit V
Average Output Voltage
VSW
10%
td(on)
td(off)
Fig 8. Power Loss Test Circuit
Fig 9. Timing Diagram
www.irf.com
7
iP2001PbF
VDD NC NC SGND NC NC
ENABLE
VIN
PGND
NC NC
PWM
NC NC NC NC NC PGND
VSW
NC
PRDY
NC
NC
Dimensions shown in inches (millimeters) 8
Recommended PCB Footprint (Top View)
www.irf.com
iP2001PbF
0.15 [.006] C 2X 6 11.00 [.433] B A 5 C 0.45 [.0177] 0.35 [.0138]
BALL A1 CORNER ID 11.00 [.433]
0.12 [.005] C
NOT ES : 1. 2. 3. 4. 5 6 7 DIMENS IONING & TOLERANCING PER AS ME Y14.5M-1994. DIMENS IONS ARE S HOWN IN MILLIMETERS [INCHES ]. CONT ROLLING DIMENS ION: MILLIMETER S OLDER BALL POS IT ION DES IGNAT ION PER JES D 95-1, S PP-010. PRIMARY DAT UM C (S EATING PLANE) IS DEFINED BY THE S PHERICAL CROWNS OF T HE S OLDER BALLS . BILAT ERAL TOLERANCE ZONE IS APPLIED TO EACH S IDE OF THE PACKAGE BODY. S OLDER BALL DIAMET ER IS MEAS URED AT THE MAXIMUM S OLDER BALL DIAMET ER, IN A PLANE PARALLEL T O DATUM C.
TOP VIEW
0.15 [.006] C 2X 6
133X O
0.55 [.0216] 0.45 [.0178]
7 CAB C
0.15 [.006] 0.08 [.003]
0.40 [.016] 4X BOTT OM VIEW
0.80 [.032] 22X
(4X 1.1 [.043])
2.66 [.1047] 2.46 [.0969] 3.11 [.1224] 2.81 [.1107] S IDE VIEW
Fig. 10: Mechanical Drawing
Refer to the following application notes for detailed guidelines and suggestions when implementing iP0WIR Technology products:
AN-1028: Recommended Design, Integration and Rework Guidelines for International Rectifiers BGA and LGA Packages This paper discusses optimization of the layout design for mounting iPowIR BGA and LGA packages on printed circuit boards, accounting for thermal and electrical performance and assembly considerations . Topics discussed includes PCB layout placement, routing, and via interconnect suggestions, as well as soldering, pick and place, reflow, cleaning and reworking recommendations. AN-1029: Optimizing a PCB Layout for an iPOWIR Technology Design This paper describes how to optimize the PCB layout design for both thermal and electrical performance. This includes placement, routing, and via interconnect suggestions. AN-1030: Applying iPOWIR Products in Your Thermal Environment This paper explains how to use the Power Loss and SOA curves in the data sheet to validate if the operating conditions and thermal environment are within the Safe Operating Area of the iPOWIR product. www.irf.com 9
iP2001PbF
0123 XXXX iP2001 iP2001PbF
X X
Fig.11: Part Marking
xx
iP2001PbF
0123 XXXX iP2001
iP2001PbF
0123 XXXX iP2001
24mm
16mm
FEED DIRECT ION
NOT ES : 1. OUT LINE CONFORMS T O EIA-481 & EIA-541.
iP2001PbF, BGA
Fig.12: Tape & Reel Information
Data and specifications subject to change without notice. This product has been designed and qualified for the industrial market. Qualification Standards can be found on IRs Web site. IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 TAC Fax: (310) 252-7903 Visit us at www.irf.com for sales contact information.08/06 10 www.irf.com


▲Up To Search▲   

 
Price & Availability of IP2001TRPBF

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X